# Digital Electronics and Microprocessors

Class 17

CHHAYADEVI BHAMARE

## MSI logic circuits(Chapter 9 of T1)

- □ Digital systems obtain data and information continuously operated on in some manner:
  - Decoding/encoding.
  - Multiplexing/demultiplexing,.
  - Comparison; Code conversion;
- □ These and other operations have been facilitated by the availability of numerous ICs in the MSI (medium-scale-integration) category.

Multiplexer used to implement a logic function described by the truth table.



#### Multiplexers (Data Selectors)



(a) Logic diagram for the 74ALS151 multiplexer; (b) truth table; (c) logic symbol

#### Multiplexers (Data Selectors)

two 74HC151s combined to form a 16-input multiplexer.



#### Multiplexers (Data Selectors)

#### The 74ALS157 contains four two-input multiplexers



| Ē S | 3 | Za                                      | Z <sub>b</sub>                          | Z <sub>c</sub>                          | $Z_d$                                   |
|-----|---|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|
| H > | i | L<br>I <sub>0a</sub><br>I <sub>1a</sub> | L<br>I <sub>0b</sub><br>I <sub>1b</sub> | L<br>I <sub>0c</sub><br>I <sub>1c</sub> | L<br>I <sub>Od</sub><br>I <sub>1d</sub> |





- Multiplexer circuits find numerous and varied applications in digital systems of all types.
  - Data selection/routing, parallel-to-serial conversion.
  - Operation sequencing.
  - Waveform/logic-function generation.



#### Parallel-to-serial converter.



- □ A demultiplexer (DEMUX) takes a single input and distributes it over several outputs.
  - The select input code determines to which output the DATA input will be transmitted.





Select Code



S2
S1
S0
O7
O6
O5
O4
O3
O2
O1
O0

0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
<t

Outputs

Note: I is the data input

Security monitoring system using the 74ALS138.



The system shown can handle eight doors, but can be expanded to any number.

The door switches are data inputs to the MUX.

They produce a HIGH when a door is open and a LOW when it is closed.

#### Decoders

The 74ALS138 decoder.



## Pin diagram and logic symbol





|                | INPUT |                  |                |                       |                       | OUTPUT         |                       |            |                       |                       |                       |                       |                       |                       |
|----------------|-------|------------------|----------------|-----------------------|-----------------------|----------------|-----------------------|------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| E <sub>1</sub> |       | $\overline{E}_2$ | E <sub>3</sub> | <b>A</b> <sub>0</sub> | <b>A</b> <sub>1</sub> | A <sub>2</sub> | <b>Y</b> <sub>0</sub> | <u>Y</u> 1 | <b>Y</b> <sub>2</sub> | <b>Y</b> <sub>3</sub> | <b>Y</b> <sub>4</sub> | <b>Y</b> <sub>5</sub> | <b>Y</b> <sub>6</sub> | <b>Y</b> <sub>7</sub> |
| Н              |       | Χ                | X              | X                     | X                     | Х              | Н                     | Н          | Н                     | Н                     | Н                     | Н                     | Н                     | Н                     |
| X              |       | Н                | X              | X                     | Х                     | Х              | Н                     | Н          | Н                     | Н                     | Н                     | Н                     | Н                     | Н                     |
| X              |       | Χ                | L              | Χ                     | Χ                     | Χ              | Н                     | Н          | Н                     | Н                     | Н                     | Н                     | Н                     | Н                     |
| L              |       | L                | Н              | L                     | L                     | L              | L                     | Н          | Н                     | Н                     | Н                     | Н                     | Н                     | Н                     |
| L              |       | L                | Н              | Н                     | L                     | L              | Н                     | L          | Н                     | Н                     | Н                     | Н                     | Н                     | Н                     |
| L              |       | L                | Н              | L                     | Н                     | L              | Н                     | Н          | L                     | Н                     | Н                     | Н                     | Н                     | Н                     |
| L              |       | L                | Н              | Н                     | Н                     | L              | Н                     | Н          | Н                     | L                     | Н                     | Н                     | Н                     | Н                     |
| L              |       | L                | Н              | L                     | L                     | Н              | Н                     | Н          | Н                     | Н                     | L                     | Н                     | Н                     | Н                     |
| L              |       | L                | Н              | Н                     | L                     | Н              | Н                     | Н          | Н                     | Н                     | Н                     | L                     | Н                     | Н                     |
| L              |       | L                | Н              | L                     | Н                     | Н              | Н                     | Н          | Н                     | Н                     | Н                     | Н                     | L                     | Н                     |
| L              |       | L                | Н              | Н                     | Н                     | Н              | Н                     | Н          | Н                     | Н                     | Н                     | Н                     | Н                     | L                     |





#### Magnitude Comparator

- □ Another useful MSI is a magnitude comparator.
  - A combinational logic circuit that compares two input binary quantities and generates outputs to indicate which one has the greater magnitude.



## Magnitude Comparator

TRUTH TABLE

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial

| COMPARING INPUTS                |                                 |                                 |                                 | CASCADING INPUTS    |                                |                  | OUTPUTS             |                                |                  |
|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------|--------------------------------|------------------|---------------------|--------------------------------|------------------|
| A <sub>3</sub> , B <sub>3</sub> | A <sub>2</sub> , B <sub>2</sub> | A <sub>1</sub> , B <sub>1</sub> | A <sub>0</sub> , B <sub>0</sub> | I <sub>A&gt;B</sub> | I <sub>A<b< sub=""></b<></sub> | I <sub>A=B</sub> | O <sub>A&gt;B</sub> | O <sub>A<b< sub=""></b<></sub> | O <sub>A=B</sub> |
| A <sub>3</sub> >B <sub>3</sub>  | X                               | X                               | X                               | Х                   | X                              | X                | Н                   | L                              | L                |
| $A_3 < B_3$                     | ×                               | ×                               | X                               | X<br>X<br>X         | ×                              | X                | L                   | Н                              | L                |
| $A_3 = B_3$                     | $A_2 > B_2$                     | ×                               | X                               | X                   | X                              | X                | Н                   | L                              | L                |
| $A_3 = B_3$                     | $A_2 < B_2$                     | X                               | X                               | Х                   | X                              | ×<br>×<br>×      | L                   | H                              | L                |
| $A_3=B_3$                       | $A_2 = B_2$                     | $A_1 > B_1$                     | ×                               | X<br>X<br>X         | X                              | X                | Н                   | L                              | L                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 < B_1$                     | X                               | X                   | X                              | X                | L.                  | н                              | L                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 > B_0$                     | X                   | X                              | ×                | Н                   | L                              | L                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | A <sub>0</sub> <b<sub>0</b<sub> | X                   | ×                              | ×<br>×<br>×      | L                   | н                              | L                |
| A <sub>3</sub> =B <sub>3</sub>  | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | Н                   | L                              | L                | H                   | L                              | L                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | L                   | H                              | L                | L                   | Н                              | L                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | X                   | X                              | Н                | L                   | Lis                            | Н                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | L                   | L                              | L                | н                   | н                              | L                |
| $A_3 = B_3$                     | $A_2 = B_2$                     | $A_1 = B_1$                     | $A_0 = B_0$                     | Н                   | н                              | L                | L                   | L                              | L                |





 $A_7A_6A_5A_4A_3A_2A_1A_0 = 101011111; B_7B_6B_5B_4B_3B_2B_1B_0 = 10110001$ 

The high-order comparator compares its inputs  $A_7A_6A_5A_4 = 1010$  and  $B_7B_6B_5B_4 = 1011$  and produces  $O_{A < B} = 1$  regardless of what levels are applied to its Cascaded inputs

## Magnitude Comparator

Magnitude comparator used in a digital thermostat.

